### Determine the Type of Instructions



# **Determining Type of Instruction**

- $\triangleright$ D'7IT3: AR  $\leftarrow$  M[AR]
- ➤D'7l'T3:Nothing
- **▶**D7l'T3: Execute a register-reference instr.
- **▶**D7lT3: Execute an input-output instr.

### Register Reference Instruction

#### Register Reference Instructions are identified when

- $D_7 = 1$ , I = 0
- Register Ref. Instr. is specified in b<sub>0</sub> ~ b<sub>11</sub> of IR
- Execution starts with timing signal T<sub>3</sub>

$$r = D_7 I'T_3$$
 => Register Reference Instruction  
 $B_i = IR(i)$ ,  $i=0,1,2,...,11$  e.g.  $rB_{11}=CLA$ 

|     | r:                 | SC ← 0                                                          |  |
|-----|--------------------|-----------------------------------------------------------------|--|
| CLA | rB <sub>11</sub> : | AC ← 0                                                          |  |
| CLE | rB <sub>10</sub> : | E ← 0                                                           |  |
| CMA | rB <sub>9</sub> :  | AC ← AC'                                                        |  |
| CME | rB <sub>8</sub> :  | E ← E'                                                          |  |
| CIR | rB <sub>7</sub> :  | $AC \leftarrow shr AC, AC(15) \leftarrow E, E \leftarrow AC(0)$ |  |
| CIL | rB <sub>6</sub> :  | $AC \leftarrow shl AC, AC(0) \leftarrow E, E \leftarrow AC(15)$ |  |
| INC | rB <sub>5</sub> :  | $AC \leftarrow AC + 1$                                          |  |
| SPA | rB <sub>4</sub> :  | if (AC(15) = 0) then (PC ← PC+1)                                |  |
| SNA | rB <sub>3</sub> :  | if (AC(15) = 1) then (PC ← PC+1)                                |  |
| SZA | rB <sub>2</sub> :  | if (AC = 0) then (PC ← PC+1)                                    |  |
| SZE | rB <sub>1</sub> :  | if (E = 0) then (PC ← PC+1)                                     |  |
| HLT | rB <sub>0</sub> :  | S ← 0 (S is a start-stop flip-flop)                             |  |

In case of Register Reference Instructions, CLA Stands for ......

- A) Clear Address Register
- B) Clear Accumulator Register
- C) Clear Account Register
- D) None of the above

| Symbol | Operation<br>Decoder | Symbolic Description                                                        |  |
|--------|----------------------|-----------------------------------------------------------------------------|--|
| AND    | $D_0$                | $AC \leftarrow AC \land M[AR]$                                              |  |
| ADD    | $D_1$                | $AC \leftarrow AC + M[AR], E \leftarrow C_{out}$                            |  |
| LDA    | $D_2$                | $AC \leftarrow M[AR]$                                                       |  |
| STA    | $D_3$                | M[AR] ← AC                                                                  |  |
| BUN    | $D_4$                | PC ← AR                                                                     |  |
| BSA    | $D_5$                | $M[AR] \leftarrow PC, PC \leftarrow AR + 1$                                 |  |
| ISZ    | $D_6$                | $M[AR] \leftarrow M[AR] + 1$ , if $M[AR] + 1 = 0$ then $PC \leftarrow PC+1$ |  |

- The effective address of the instruction is in AR and was placed there during timing signal T<sub>2</sub> when I = 0, or during timing signal T<sub>3</sub> when I = 1
- Memory cycle is assumed to be short enough to complete in a CPU cycle
- The execution of MR instruction starts with T<sub>4</sub>

AND to AC //performs AND logic with AC and memory word specified by EA

 $\begin{array}{ll} D_0 T_4 \colon & \mathsf{DR} \leftarrow \mathsf{M}[\mathsf{AR}] & \mathsf{Read} \ \mathsf{operand} \\ D_0 T_5 \colon & \mathsf{AC} \leftarrow \mathsf{AC} \wedge \mathsf{DR}, \ \mathsf{SC} \leftarrow \mathsf{0} & \mathsf{AND} \ \mathsf{with} \ \mathsf{AC} \end{array}$ 

ADD to AC // add content of memory word specified by EA to value of AC sum is transferred to AC and Carry to E (Extended Accumulator)  $D_1T_4\colon \quad DR \leftarrow M[AR] \qquad \qquad \text{Read operand} \\ D_1T_5\colon \quad AC \leftarrow AC + DR, E \leftarrow C_{out}, SC \leftarrow 0 \qquad \text{Add to AC and store carry in E}$   $LDA\colon Load \ to \ AC \qquad \qquad // \ Transfers \ memory \ word \ specified \ by \ memory \ address \ to \ AC \ D_2T_4\colon \quad DR \leftarrow M[AR]$ 

 $D_2 T_4$ : DR  $\leftarrow$  M[AR]  $D_2 T_5$ : AC  $\leftarrow$  DR, SC  $\leftarrow$  0

STA: Store AC // Stores the content of AC into memory specified by EA  $D_3T_4$ : M[AR]  $\leftarrow$  AC, SC  $\leftarrow$  0

BUN: Branch Unconditionally // Transfer program to instruction specified by EA  $D_4T_4$ : PC  $\leftarrow$  AR, SC  $\leftarrow$  0

BSA: Branch and Save Return Address // 1. stores address of next instruction in sequence (PC) into address specified by EA 2. EA+1 transfer to PC serve as 1<sup>st</sup> inst. In subroutine

M[AR] ← PC, PC ← AR + 1

BSA:

 $D_5T_4$ : M[AR]  $\leftarrow$  PC, AR  $\leftarrow$  AR + 1

 $D_5T_5$ : PC  $\leftarrow$  AR, SC  $\leftarrow$  0

**BSA: Example** 

 $M[135] \leftarrow 21, PC \leftarrow 135 + 1=136$ 





### **ISZ: Increment and Skip-if-Zero**

// increments the word specified by effective address, and if incremented value=0 , PC incremented by 1

 $D_6T_4$ : DR  $\leftarrow$  M[AR]  $D_6T_5$ : DR  $\leftarrow$  DR + 1

 $D_6T_4$ : M[AR]  $\leftarrow$  DR, if (DR = 0) then (PC  $\leftarrow$  PC + 1), SC  $\leftarrow$  0

# Flow Chart - Memory Reference Instructions



Which of the following instructions is used to save the return address?

- A) BUN
- B) BSA
- C) ISZ
- D) None of the above

# Input/Output and Interrupt

### A Terminal with a keyboard and a Printer

#### **Input-Output Configuration**

INPR Input register - 8 bits
OUTR Output register - 8 bits
FGI Input flag - 1 bit
FGO Output flag - 1 bit
IEN Interrupt enable - 1 bit



- The terminal sends and receives serial information
- The serial info. from the keyboard is shifted into INPR
- The serial info. for the printer is stored in the OUTR
- INPR and OUTR communicate with the communication interface serially and with the AC in parallel.
- The flags are needed to synchronize the timing difference between I/O device and the computer

# **Determining Type of Instruction**

- FGI =1 when new information available at input device, and cleared to 0 when information accepted by computer
- ➤ Initially FGI=0, new key pressed, 8 bit alphanumeric shifted to INPR and FGI=1, Computer checks flag if 1 then transfer content to AC and clear FGI to 0.
- Initially FGO=1,
  - computer checks flag bit if 1, then OUTR ← AC and clears FGO=0
  - O/P device accepts information prints character and finally sets FGO=1.

# Input/Output Instructions

I/O instructions are needed for transferring info to and from AC register, for checking the flag bits and for controlling interrupt facility

$$D_7IT_3 = p$$
  
IR(i) = B<sub>i</sub>, i = 6, ..., 11

|     | p:                 | SC ← 0                                        | Clear SC             |
|-----|--------------------|-----------------------------------------------|----------------------|
| INP | pB <sub>11</sub> : | $AC(0-7) \leftarrow INPR, FGI \leftarrow 0$   | Input char. to AC    |
| OUT | pB <sub>10</sub> : | OUTR $\leftarrow$ AC(0-7), FGO $\leftarrow$ 0 | Output char. from AC |
| SKI | pB <sub>9</sub> :  | if(FGI = 1) then (PC $\leftarrow$ PC + 1)     | Skip on input flag   |
| SKO | pB <sub>8</sub> :  | if(FGO = 1) then (PC $\leftarrow$ PC + 1)     | Skip on output flag  |
| ION | pB <sub>7</sub> :  | IEN ← 1                                       | Interrupt enable on  |
| IOF | pB <sub>s</sub> :  | $IEN \leftarrow 0$                            | Interrupt enable off |